Search results for "Bitstream Relocation"

showing 1 items of 1 documents

A novel methodology for accelerating bitstream relocation in partially reconfigurable systems

2012

International audience; Xilinx Virtex FPGAs offer the possibility of Partial Reconfiguration (PR). Arbitrary tasks can be allocated and de-allocated onto FPGA without system interruption. However, mapping a task to any available PR region requires a unique partial bitstream for each partition, hence reducing memory storage requirements. In recent years, an interest on overcoming this problem has lead to the concept of Partial Bitstream Relocation (PBR). The principle is to perform bitstream modification to map it to different regions. However, PBR consumes scarce resources in hardware implementations, and introduces a prohibitive time overhead when done in software. In order to find the bes…

Dynamic Partial ReconfigurationComputer Networks and CommunicationsComputer scienceBitstream Relocation02 engineering and technology01 natural sciencesSoftwareArtificial Intelligence0103 physical sciences0202 electrical engineering electronic engineering information engineering[ INFO.INFO-ES ] Computer Science [cs]/Embedded SystemsBitstreamField-programmable gate arrayFPGA010302 applied physicsVirtexbusiness.industryControl reconfigurationPartition (database)020202 computer hardware & architecture[INFO.INFO-ES] Computer Science [cs]/Embedded SystemsHardware and ArchitectureEmbedded systemReconfigurable Computing[INFO.INFO-ES]Computer Science [cs]/Embedded SystemsbusinessRelocationEmbedded SystemsSoftware
researchProduct